Discussion Intel Meteor, Arrow, Lunar & Panther Lakes + WCL Discussion Threads

Page 541 - Seeking answers? Join the AnandTech community: where nearly half-a-million members share solutions and discuss the latest tech.

Tigerick

Senior member
Apr 1, 2022
939
851
106
Wildcat Lake (WCL) Specs

Intel Wildcat Lake (WCL) is upcoming mobile SoC replacing Raptor Lake-U. WCL consists of 2 tiles: compute tile and PCD tile. It is true single die consists of CPU, GPU and NPU that is fabbed by 18-A process. Last time I checked, PCD tile is fabbed by TSMC N6 process. They are connected through UCIe, not D2D; a first from Intel. Expecting launching in Q1 2026.

Intel Raptor Lake UIntel Wildcat Lake 15W?Intel Lunar LakeIntel Panther Lake 4+4+4
Launch DateQ1-2024Q2-2026Q3-2024Q1-2026
ModelIntel 150UIntel Core 7Core Ultra 7 268VCore Ultra 7 365
Dies2223
NodeIntel 7 + ?Intel 18-A + TSMC N6TSMC N3B + N6Intel 18-A + Intel 3 + TSMC N6
CPU2 P-core + 8 E-cores2 P-core + 4 LP E-cores4 P-core + 4 LP E-cores4 P-core + 4 LP E-cores
Threads12688
Max Clock5.4 GHz?5 GHz4.8 GHz
L3 Cache12 MB12 MB12 MB
TDP15 - 55 W15 W ?17 - 37 W25 - 55 W
Memory128-bit LPDDR5-520064-bit LPDDR5128-bit LPDDR5x-8533128-bit LPDDR5x-7467
Size96 GB32 GB128 GB
Bandwidth136 GB/s
GPUIntel GraphicsIntel GraphicsArc 140VIntel Graphics
RTNoNoYESYES
EU / Xe96 EU2 Xe8 Xe4 Xe
Max Clock1.3 GHz?2 GHz2.5 GHz
NPUGNA 3.018 TOPS48 TOPS49 TOPS






PPT1.jpg
PPT2.jpg
PPT3.jpg



As Hot Chips 34 starting this week, Intel will unveil technical information of upcoming Meteor Lake (MTL) and Arrow Lake (ARL), new generation platform after Raptor Lake. Both MTL and ARL represent new direction which Intel will move to multiple chiplets and combine as one SoC platform.

MTL also represents new compute tile that based on Intel 4 process which is based on EUV lithography, a first from Intel. Intel expects to ship MTL mobile SoC in 2023.

ARL will come after MTL so Intel should be shipping it in 2024, that is what Intel roadmap is telling us. ARL compute tile will be manufactured by Intel 20A process, a first from Intel to use GAA transistors called RibbonFET.



LNL-MX.png
 

Attachments

  • PantherLake.png
    PantherLake.png
    283.5 KB · Views: 24,042
  • LNL.png
    LNL.png
    881.8 KB · Views: 25,530
  • INTEL-CORE-100-ULTRA-METEOR-LAKE-OFFCIAL-SLIDE-2.jpg
    INTEL-CORE-100-ULTRA-METEOR-LAKE-OFFCIAL-SLIDE-2.jpg
    181.4 KB · Views: 72,438
  • Clockspeed.png
    Clockspeed.png
    611.8 KB · Views: 72,325
Last edited:

511

Diamond Member
Jul 12, 2024
5,336
4,751
106
Let me correct
On October 7 we will get official slides leaked like Lunar lake
On October 10 the official launch will begin
 

naukkis

Golden Member
Jun 5, 2002
1,030
854
136
Once you've lost your mind and think a 24 wide design isn't the stupidest thing ever, you better figure out a way to keep it doing something halfway useful when the magic compiler you're depending on fails to materialize (like they always do)

It wasn't traditional 24-way cpu but 4 clustered 6-way cpus with register-to.register moves and ability to execute single thread together. X86 is worst ISA to do such a cpu so Intel would have need to implement new ISA to support that cpu. I speculate that Jim Keller did want to do it with Risc-v ISA and after Intel changed that to x86( and doomed it to fail) he left. Actually rest of Royal core lead designers also left Intel and are building that Royal Core on Risc-V under new startup Ahead computing - curiously see if they can bring something out.

And if they get something good out Intel sure need to reorganize their management layer - sack everybody.
 
Last edited:

Wolverine2349

Senior member
Oct 9, 2022
526
180
86
The sample you have is it a QS?

So Arrow Lake can do DDR5 Gear 1??

Shoudl that more than make up for the IMC being on a spearate tile form CPU corers and ring unlike Raptor and Alder? Raptor and Alder can only do DDR5 Gear 2, but they have faster IMC latency due to the IMC being on the same die on CPU cores and ring? Am I right on that thinking?
 

9949asd

Member
Jul 12, 2024
139
96
61
So Arrow Lake can do DDR5 Gear 1??

Shoudl that more than make up for the IMC being on a spearate tile form CPU corers and ring unlike Raptor and Alder? Raptor and Alder can only do DDR5 Gear 2, but they have faster IMC latency due to the IMC being on the same die on CPU cores and ring? Am I right on that thinking?
I don’t know it’s a bug or not. For the cudimm When showing 1:1 is g2, when showing 1:2 is g4.
For ARL there is no d4 inc anymore.
 

Magio

Senior member
May 13, 2024
205
242
76
Hmm? I thought it was more dense.
If you read between the lines of Intel's own communication, this isn't a big surprise:
Intel-Self-Assessment-on-18A-and-14A-Competitive-Versus-TSMC.jpg


This is Intel's own assessment of how their nodes will fare against TSMC's, which logically you'd assume would have Intel pit 18A against TSMC's top of the line node when 18A is set for HVM.

"≈" in a marketing slide may as well mean "slightly worse", and 18A will reach HVM before N2 so TSMC's top of the line would be N3P at that point. So 18A having slightly worse density than N3P is the logical take away from this. But keep in mind N2 is "only" expected to have +/- 15% density uplift over N3E, so that's not actually too bad especially as 18A-P would bridge some of that gap again probably within reasonable timelines.

"+≈" on the other hand in marketing speech would most likely mean "maybe barely better but generally as good", so they expect 18A to fare well in PPW (at least in HPC scenarios) vs N3E/P and 14A to finally actually see them reclaim the density lead even if not by much.

Napkin math from SemiAnalysis' prediction that 18A will have a 50+% density uplift over Intel 3 would probably mean it should land a bit above 200MTr/mm² which is indeed a tad behind N3E/P.
 
  • Like
Reactions: Tlh97 and Saylick

GTracing

Senior member
Aug 6, 2021
478
1,114
106
Last edited:

Abwx

Lifer
Apr 2, 2011
11,993
4,949
136
Geekwan lunar lake test
Limited board power to 30w and 15w, lunar lake crush every things.
View attachment 108556View attachment 108557View attachment 108559View attachment 108561View attachment 108562

First pics : 258V 22W soc power, HX370 15W.

Last pic : 258V 12W soc power, HX370 9W.

So that s just a tiny 50% more power.

Yeah, it crush everything when it comes to cheating.


Same here, 258V at 12W vs 9W for the 370, that s just a joke of a test.
 

DavidC1

Platinum Member
Dec 29, 2023
2,104
3,221
106
Napkin math from SemiAnalysis' prediction that 18A will have a 50+% density uplift over Intel 3 would probably mean it should land a bit above 200MTr/mm² which is indeed a tad behind N3E/P.
And they are completely wrong, ignoring Intel's own presentation that 18A offers mere 30% density improvement over Intel 3.
You clearly did not watch the video.
What else can you expect from him?
 

cannedlake240

Senior member
Jul 4, 2024
247
138
76
And they are completely wrong, ignoring Intel's own presentation that 18A offers mere 30% density improvement over Intel 3.
TSMC N3 is also a mere 30% density increase over N5. Because it's chip density not logic density. Chips aren't made entirely out of highest density logic cells
 

511

Diamond Member
Jul 12, 2024
5,336
4,751
106
And they are completely wrong, ignoring Intel's own presentation that 18A offers mere 30% density improvement over Intel 3.
Intel said Chip density they never said logic density two are different things
Chip density means Logic+Sram+Aanalog
Analog doesn't scale well Sram scaling is nearly dead for now
What else can you expect from him?
Yeah he is here to 🧌 don't mind him
 

DavidC1

Platinum Member
Dec 29, 2023
2,104
3,221
106
TSMC N3 is also a mere 30% density increase over N5. Because it's chip density not logic density. Chips aren't made entirely out of highest density logic cells
Please take a look at Lunarlake and tell me there's enough SRAM cells to change density improvements from 60% to 30% just because SRAM doesn't scale as well. Even if we assume SRAM improvement is 0%, it's a big stretch.

Daniel Nenni was guessing and he's wrong.