It's hard to tell. Bulldozer definitely looks interesting at this point. I would be surprised to see it perform worse than an i7, particularly when it comes to server workloads.Thinking about building a rig here in a couple of months.
Would it be worth waiting for BD? Or just stick with Sandy Bridge?
Thinking about building a rig here in a couple of months.
Would it be worth waiting for BD? Or just stick with Sandy Bridge?
So what should a Bulldozer Version 2 look like to fix the upcoming problems of AMD?
1.) Consideration. How fix CMT.
The only advantage I would see in CMT would be the use of a vector unit by two cores. So there is either the option to get away from CMT or to extend it to having two decoder units and 2 I-caches. But then adding another vector unit would be little more and would reduce all special handling because of CMT.
2.) Implement SMT (cost little/gains a lot)
3.) Fix Integer SSE
4.) Add a ALU unit/pipe to integer core (cost about nothing, gains like hell)
5.) Reconsider high frequency design - really worth?
6.) Get the abnormal high uncore die consumption fixed.
Given JFAMD's insistence that IPC increases, I'm still going to consider Stars' IPC to be the lower-bound on credible IPC estimations...
Even Phenom II @ 4.5ghz base would be impressive, though. That would be 5ghz minimum turbo under most conditions![]()
I don't know, intel has had a lot of time to work on their hkmg and the 2600k is only running at 3.4ghz standard clock. I'd be surprised if bulldozer had a much higher base clock.
This 4.5 GHz was the actual clock, means Turbo for all cores included and not on top.Given JFAMD's insistence that IPC increases, I'm still going to consider Stars' IPC to be the lower-bound on credible IPC estimations...
Even Phenom II @ 4.5ghz base would be impressive, though. That would be 5ghz minimum turbo under most conditions![]()
The response is already in the pipe and it is Sandy Bridge EN. This part will easily outperform the 4.5 GHz clocked Zambezi. And for that it needs only little clock. Problem is that AMD needs a lot of clock to compensate for the slower cores.2600K is a 95W TDP SKU.
AMD could roll out a 140W TDP SKU, they've had such a TDP tier for years, that outclocks Intel's 95W TDP SKU if they wanted.
Question I have is what response would Intel take if that were to occur.
This 4.5 GHz was the actual clock, means Turbo for all cores included and not on top.
And despite JFAMD's insistance that IPC increases I doubt that. I not only doubt that regarding the latest information from AMD from the developer manual and others before I do not see any possibility for an IPC increase. However they made a lot of good things to keep the IPC decrease to a minimum but I included that already in the calculations.
Again there is no problem in Bulldozer itself. The problem is a die space consumption vs. chosen design issue. Bulldozer could be great if it would use 200 mm². And it is also a TDP question. This is still open though as we do now really nothing about TDP. But the Bulldozer design could be a TDP issue as well. It could also turn out that it is a stroke of genious regarding TDP, we have to see.
The response is already in the pipe and it is Sandy Bridge EN. This part will easily outperform the 4.5 GHz clocked Zambezi. And for that it needs only little clock. Problem is that AMD needs a lot of clock to compensate for the slower cores.
AMD will do fine in rest of 2011 and maybe in Q1/2012 but then it is already over and they will again struggle hard to keep beeing in competition. At least regarding the None-APU market. In the APU market it looks great.
The Bobcat core looks welldone and the Llano will be another success. Reason for the success of Llano will be because it does NOT use the Bulldozer core.
BDPerf = PIIPerf * 0.8 // -Reduction in core capability, +Core Improvements
BDPerf = PIIPerf * 0.8 * 1.2 // + Higher clock (4.5 GHz), - cost of high freq. design
BDPerf = PIIPerf * 0.8 * 1.2 * 1.8 // CMT
results in:
BDPerf = PIIPerf * 1,728
means a Bulldozer is 1.7 to 1.8 times faster than a Phenom II
The problem is a die space consumption vs. chosen design issue. Bulldozer could be great if it would use 200 mm². And it is also a TDP question. This is still open though as we do now really nothing about TDP. But the Bulldozer design could be a TDP issue as well. It could also turn out that it is a stroke of genious regarding TDP, we have to see.
And despite JFAMD's insistance that IPC increases I doubt that. I not only doubt that regarding the latest information from AMD from the developer manual and others before I do not see any possibility for an IPC increase. However they made a lot of good things to keep the IPC decrease to a minimum but I included that already in the calculations.
So one Llano core is 10mm2 and one BD core is 15mm2?...
4 BD module = 120 mm²
8 MB L3 cache = 60 mm²
Uncore = 100 mm²
~280 mm² in total
So let's see what Llano could do with that die space:
8 Llano cores = 80 mm²
12 MB L3 cache = 90 mm²
Uncore = 100 mm²
~270 mm²
...
If you break it down like this yes.So one Llano core is 10mm2 and one BD core is 15mm2?
If you don't see anything wrong with that then OK.If you break it down like this yes.
Yes that is because:i will not comment on your jubberisch data but basically you say:
BD performance 80% due to reduction in core capabilities and this includes also possible improvements.
Then you say Bd = that performance * frequency advantage - the cost of a high freq design.. So basically you nerf the design choices two times? once for the changed core where you use a jubberish number and later again because ... ?
As you see the OFFICIAL point is that IPC Deneb > BD!As long as the official point is IPC BD > Deneb core, your assumptions, calculations and whatever are worthless.
If you keep in mind that such a core from a half module cannot work without the other half of the module (second core) then it is okay. Where e.g. with Llano you could build a single (3, 5, 7) core system.If you don't see anything wrong with that then OK.
Why would AMD bother with BD module/core stuff if one core was bigger than the old one?If you keep in mind that such a core from a half module cannot work without the other half of the module (second core) then it is okay. Where e.g. with Llano you could build a single (3, 5, 7) core system.
Why would AMD bother with BD module/core stuff if one core was bigger than the old one?
According to some posters,
1. AMD is stupid , of course.
2. AMD is replacing K10 with a less performing CPU.
3. Of course, AMD think that no one will notice about it.
4. AMD s true goal is to be bankrupt as soon as possible.