Originally posted by: DerwenArtos12
Originally posted by: Viditor
Originally posted by: coldpower27
Originally posted by: HopJokey
Originally posted by: EffeX
I live in Tulsa, kinda cool how the cpu is named after my town
Imagine how people in Conroe, Tx feel. A lot of pub for them lately.
As for Tulsa, I know it isn't the "solution" to overtake what AMD is offering in MP space, but will Woodcrest be? Will they put that part on MP space (with dual FSB)? Intel's real answer in the MP x86 space probably won't be until a Nehalem based part with IMC and CSI Interconnects.
From the looks of things for the MP space thier first product on Core Architecture will be Clovertown MP/Tigerton which is a Dual Die Quad Core. Don't know of anything earlier actually.
Except that Cloverton will still have only 2 connections to the Northbridge (one for each socket). As there's no direct connection between the cores on-die (meaning that the MCM will need to use the NB for cache coherency), it will be handicapped...
Severly, especially with the use of a true FSB versus a hypertransport bus of some kind. That is going to need a shitton of coherent connections if the NB is going to be responsible for cache coherency as well as RAM and I/O. Will the new s771 for Xeon be enough?
Tigerton is a true quad core/single die processor is it not? If so, since all cache coherency and intercore communications can be on-die; won't it need fewer NB traces than it's predicessor?
Then, logically, could we see Intel handicap cloverton even more by forcing the communication to an inferior number of communication lanes just so they can remain on the same socket?