IntelUser2000
Elite Member
- Oct 14, 2003
- 8,686
- 3,787
- 136
The 12900K lists 6 MB of L3 cache for the efficiency cores, which makes me think it's a typo, but if it weren't that would further suggest the cache being the culprit.
It shouldn't matter that much on the ring bus. It should have access to the entire 25MB pool, unless extra cycle or two latency affects performance that much.
The L2 cache being the bottleneck makes more sense. There is a reason multi-core oriented CPUs moved to private L2 caches and shared L3.
a heavy workload the cache is getting thrashed really badly.