Discussion Intel Meteor, Arrow, Lunar & Panther Lakes Discussion Threads

Page 827 - Seeking answers? Join the AnandTech community: where nearly half-a-million members share solutions and discuss the latest tech.

Tigerick

Senior member
Apr 1, 2022
782
750
106
PPT1.jpg
PPT2.jpg
PPT3.jpg



As Hot Chips 34 starting this week, Intel will unveil technical information of upcoming Meteor Lake (MTL) and Arrow Lake (ARL), new generation platform after Raptor Lake. Both MTL and ARL represent new direction which Intel will move to multiple chiplets and combine as one SoC platform.

MTL also represents new compute tile that based on Intel 4 process which is based on EUV lithography, a first from Intel. Intel expects to ship MTL mobile SoC in 2023.

ARL will come after MTL so Intel should be shipping it in 2024, that is what Intel roadmap is telling us. ARL compute tile will be manufactured by Intel 20A process, a first from Intel to use GAA transistors called RibbonFET.



LNL-MX.png

Intel Core Ultra 100 - Meteor Lake

INTEL-CORE-100-ULTRA-METEOR-LAKE-OFFCIAL-SLIDE-2.jpg

As mentioned by Tomshardware, TSMC will manufacture the I/O, SoC, and GPU tiles. That means Intel will manufacture only the CPU and Foveros tiles. (Notably, Intel calls the I/O tile an 'I/O Expander,' hence the IOE moniker.)



Clockspeed.png
 

Attachments

  • PantherLake.png
    PantherLake.png
    283.5 KB · Views: 24,025
  • LNL.png
    LNL.png
    881.8 KB · Views: 25,517
Last edited:

511

Diamond Member
Jul 12, 2024
3,154
3,128
106
If I am less pessimistic, I would call the reintroduction of SMT a positive thing, but somehow my gut tells me, this will be at the cost of ST performance gains because time has to be invested into resurrection and hardening to prevent a SpectreV-X. Time that could have gone into the 1T performance. A super wide P-Core or the so called rumored RU is officially a bed time story.
It's majorly in DC though
 

Doug S

Diamond Member
Feb 8, 2020
3,341
5,848
136
For some reason, AMD gets a much bigger boost from SMT than Intel .... which is ironic since Intel introduced it to x86 far before AMD got it.

SMT4 for Intel anyone?

I was honestly going to suggest the same thing. If you're going to do it, go all the way with it and support SMT4 or even SMT8 like IBM. The additional cost to "go bigger" is less than the cost to do it at all.

I hate on Intel's product segmentation all the time, but it wouldn't make me sad at all if only Xeon and Core i9 type stuff supported SMT, and it was disabled on everything else.
 
Jul 27, 2020
26,259
18,084
146
I hate on Intel's product segmentation all the time, but it wouldn't make me sad at all if only Xeon and Core i9 type stuff supported SMT, and it was disabled on everything else.
Just learned few days ago from someone that out of three samples of Alder Lake CPUs with functioning AVX-512 (with mobos that have patched BIOS and microcode), none had issue-free AVX-512 execution. Some cores always error out on some instructions while others work fine. So my speculation is that (like everything else), Intel LIED about hybrid cores as the reason why AVX-512 was disabled in their consumer CPUs. They probably found or were notified of errors too close to launch and then a decision was made to axe AVX-512. Pat was the CEO. Makes me wonder how many other lies he was responsible for.
 
Jul 27, 2020
26,259
18,084
146
That's kind of what you would expect to happen if an thread just magically moved from a P Core to an E core and tried to do an AVX-512 instruction.
Nope. Even patched BIOS/microcode do not allow enabling AVX-512 with E-cores. The E-cores need to be explicitly disabled for the AVX-512 option to appear in BIOS settings. So the errors are happening with only P-cores enabled. May not matter for something like a PS3 emulator but for anyone actually doing serious work, the errors would've been frustrating. Rather than risk admitting that they messed up, Pat decided to let Intel cover it up.
 

jpiniero

Lifer
Oct 1, 2010
16,531
7,034
136
Nope. Even patched BIOS/microcode do not allow enabling AVX-512 with E-cores. The E-cores need to be explicitly disabled for the AVX-512 option to appear in BIOS settings. So the errors are happening with only P-cores enabled.

That was the original intention, yes. It's possible that a patch would mess things up, esp if it didn't do things like do the proper voltage adjustments to handle AVX-512.
 

OneEng2

Senior member
Sep 19, 2022
701
944
106
It was a punchline but as an ISA's typical workload becomes more and more enterprise-y it seems they trend toward more SMT, not less.
As stated, the only one I can remember doing this was IBM IIRC. I am thinking that you don't get near the boost from SMT4 as you get from nothing to SMT2. ... and you really have to add some serious execution units across the board to do it.

I just wonder if it isn't a better PPA to just add another entire SMT core?
 

Magio

Member
May 13, 2024
129
133
76
Well since it's a Lion Cove refresh even 5% would be good but he will say they failed
That's the MLID way, set high expectations for minor refreshes and then slam the refresh for not meeting them.

Tho of course in this case, Intel's P core is and has been a disappointment (in PPA, PPW, ...) for some years now. Just no one paying attention should expect Cougar Cove to fix that.

Hopefully 18A is a meaningfully better node than N3B and there'll still be improvements to performance that way.
 
  • Like
Reactions: 511 and Geddagod
Jul 27, 2020
26,259
18,084
146
What an absolute cluster f of product offerings. No wonder Intel are failing, they seem to have no clear direction, rhyme, or reason to their designs and production lithography choices. Its all over the place.
And they are too proud to ask us for advice. Morons.