Discussion Intel Meteor, Arrow, Lunar & Panther Lakes Discussion Threads

Page 73 - Seeking answers? Join the AnandTech community: where nearly half-a-million members share solutions and discuss the latest tech.

Tigerick

Senior member
Apr 1, 2022
696
602
106
PPT1.jpg
PPT2.jpg
PPT3.jpg



As Hot Chips 34 starting this week, Intel will unveil technical information of upcoming Meteor Lake (MTL) and Arrow Lake (ARL), new generation platform after Raptor Lake. Both MTL and ARL represent new direction which Intel will move to multiple chiplets and combine as one SoC platform.

MTL also represents new compute tile that based on Intel 4 process which is based on EUV lithography, a first from Intel. Intel expects to ship MTL mobile SoC in 2023.

ARL will come after MTL so Intel should be shipping it in 2024, that is what Intel roadmap is telling us. ARL compute tile will be manufactured by Intel 20A process, a first from Intel to use GAA transistors called RibbonFET.



Comparison of upcoming Intel's U-series CPU: Core Ultra 100U, Lunar Lake and Panther Lake

ModelCode-NameDateTDPNodeTilesMain TileCPULP E-CoreLLCGPUXe-cores
Core Ultra 100UMeteor LakeQ4 202315 - 57 WIntel 4 + N5 + N64tCPU2P + 8E212 MBIntel Graphics4
?Lunar LakeQ4 202417 - 30 WN3B + N62CPU + GPU & IMC4P + 4E08 MBArc8
?Panther LakeQ1 2026 ??Intel 18A + N3E3CPU + MC4P + 8E4?Arc12



Comparison of die size of Each Tile of Meteor Lake, Arrow Lake, Lunar Lake and Panther Lake

Meteor LakeArrow Lake (20A)Arrow Lake (N3B)Lunar LakePanther Lake
PlatformMobile H/U OnlyDesktop OnlyDesktop & Mobile H&HXMobile U OnlyMobile H
Process NodeIntel 4Intel 20ATSMC N3BTSMC N3BIntel 18A
DateQ4 2023Q1 2025 ?Desktop-Q4-2024
H&HX-Q1-2025
Q4 2024Q1 2026 ?
Full Die6P + 8P6P + 8E ?8P + 16E4P + 4E4P + 8E
LLC24 MB24 MB ?36 MB ?12 MB?
tCPU66.48
tGPU44.45
SoC96.77
IOE44.45
Total252.15

LNL-MX.png

Intel Core Ultra 100 - Meteor Lake

INTEL-CORE-100-ULTRA-METEOR-LAKE-OFFCIAL-SLIDE-2.jpg

As mentioned by Tomshardware, TSMC will manufacture the I/O, SoC, and GPU tiles. That means Intel will manufacture only the CPU and Foveros tiles. (Notably, Intel calls the I/O tile an 'I/O Expander,' hence the IOE moniker.)



Clockspeed.png
 

Attachments

  • PantherLake.png
    PantherLake.png
    283.5 KB · Views: 24,006
  • LNL.png
    LNL.png
    881.8 KB · Views: 25,490
Last edited:

Geddagod

Golden Member
Dec 28, 2021
1,296
1,368
106
So, in essence, switching to an advanced node will automatically give us better performance for the same architecture at the same frequency due to the extra logic, extra L2/L3 caches, better interconnects, etc
That makes it a different architecture though. Adding cache, adding extra logic, changing the interconnect, all of those would increase IPC and change the design (AKA new architecture). Therefore it's not the same architecture gaining performance at different frequencies, it's a new architecture gaining performance at different frequencies versus the old architecture.
The formula for Performance is simplistically Performance Per Clock X Clock (frequency).
When you move to a new node, you get a Clock (frequency) uplift, so more Performance.
When you change the caches, add extra logic, you get more Performance Per Clock (new architecture) so more Performance.
RWC at 5.5Ghz will not be as good as RPL at 6 GHz simply because of a new node if PPC did not increase. Because nodes aren't anywhere in the performance = PPC X Clock equation. All a new node does it help change either PPC or Clocks (or both). Unless RWC PPC increases, RWC could be on TSMC 2nm for all it matters, RWC at 5.5 GHz would performance worse than RPL at 6GHz.
 

Hitman928

Diamond Member
Apr 15, 2012
6,186
10,693
136
Ok. I'll try a different approach. Here's a link to an anandtech article about power/performance/density of TSMC nodes for reference.

When a foundry says their node has 20% increase in performance per watt over previous generation, or 40% power savings over previous generation (but not both at the same time), they're usually talking about industry averages while using CPUs (with logic, cache, etc). In other words, the CPU gets upto 20% performance increase or upto 40% reduction in power (but not both) over the previous generation node for the same micro architecture (uArch).

Pls check the anandtech article above. Here's a link to another similar article by tomshardware. This article also talks about the node's "speed improvement", power savings & density.

The "speed improvement" or "performance increase" numbers advertised by the nodes like TSMC, Samsung, Intel is typically based on CPUs (logic). They calculate it based on power, performance & density. For example, TSMC N3 will be upto 15% faster than N5 for the same power and given the same area (when they say same area, they're talking about increase in caches/interconnects due to the additional transistors in the die because of the increase in density). This was mentioned by TSMC CEO himself when questioned by journalists. And this measure (PPW, PPA or power/performance/density) has been spot on for the nodes for many years now. Even though it's a estimate based on averages, it's still the best measure for the nodes at the moment.

So, in essence, switching to an advanced node will automatically give us better performance for the same architecture at the same frequency due to the extra L2/L3 caches, interconnects, logic, etc.

You are confused about how this works. When a foundry is advertising performance increases, they are talking about frequency, that is how the "performance" of a node is judged, along with density and power use. Compute performance per Hz is entirely design dependent so when you mention changing things like caches and adding transistors to the die, that is changing the architecture. If you take the exact same architecture and "shrink" it by putting it on a more advanced node, it will have the same performance per Hz but will either run at a higher frequency or lower power (or both). This happens occasionally, a great example is in gaming consoles. Since consoles have long life spans (in the tech world), console makers will plan on having the same chips ported to a new node. They have the same performance, but are now cheaper per chip (due to improved density) and lower power which allows them to also use cheaper supporting components (e.g. power supply) and shrink the size of the overall console.
 
Last edited:

SiliconFly

Golden Member
Mar 10, 2023
1,541
897
96
You are confused about how this works. When a foundry is advertising performance increases, they are talking about frequency, that is how the "performance" a node is judged, along with density and power use. Compute performance per Hz is entirely design dependent so when you mention changing things like caches and adding transistors to the die, that is changing the architecture. If you take the exact same architecture and "shrink" it by putting it on a more advanced node, it will have the same performance per Hz but will either run at a higher frequency or lower power (or both). This happens occasionally, a great example is in gaming consoles. Since consoles have long life spans (in the tech world), console makers will plan on having the same chips ported to a new node. They have the same performance, but are now cheaper per chip (due to improved density) and lower power which allows them to also use cheaper supporting components (e.g. power supply) and shrink the size of the overall console.

That sounds right. Thanks for the info.
 
  • Like
Reactions: Geddagod

Hulk

Diamond Member
Oct 9, 1999
4,524
2,515
136
Ok. I'll try a different approach. Here's a link to an anandtech article about power/performance/density of TSMC nodes for reference.

When a foundry says their node has 20% increase in performance per watt over previous generation, or 40% power savings over previous generation (but not both at the same time), they're usually talking about industry averages while using CPUs (with logic, cache, etc). In other words, the CPU gets upto 20% performance increase or upto 40% reduction in power (but not both) over the previous generation node for the same micro architecture (uArch).

Pls check the anandtech article above. Here's a link to another similar article by tomshardware. This article also talks about the node's "speed improvement", power savings & density.

The "speed improvement" or "performance increase" numbers advertised by the nodes like TSMC, Samsung, Intel is typically based on CPUs (logic). They calculate it based on power, performance & density. For example, TSMC N3 will be upto 15% faster than N5 for the same power and given the same area (when they say same area, they're talking about increase in caches/interconnects due to the additional transistors in the die because of the increase in density). This was mentioned by TSMC CEO himself when questioned by journalists. And this measure (PPW, PPA or power/performance/density) has been spot on for the nodes for many years now. Even though it's a estimate based on averages, it's still the best measure for the nodes at the moment.

So, in essence, switching to an advanced node will automatically give us better performance for the same architecture at the same frequency due to the extra L2/L3 caches, interconnects, logic, etc.

I sense this topic going off the rails. Let's put it back on the rails. Here are the specific points I'm addressing.

First, It is unlikely for Meteor Lake to hit 5.5GHz upon release in 2023. That node may well eventually reach 5.5GHz and beyond. But, based on Intel process history (detailed below) it is highly doubtful Intel will get there with it's first crack at Intel 4.

Second, node shrinks alone of an architecture bring no IPC gains to the underlying architecture. Overall performance may be increased but only through increasing frequency, which as I will demonstrate generally takes a few process revisions.


Let's look recent Intel process history.
65nm topped out at 3GHz
45nm topped out at 3.76GHz and it took a generation to get there.
32nm topped out at 4GHz and also took a generation to get there.
22mm topped out at 4.4GHz and took a generation to get there, first crack was 3.9GHz.
14nm topped out at 5.3GHz. It started at 3.7GHz and took over 5 years and many "+" generations to reach 5.3GHz. This is where the real trouble with Intel's process plans began.
10nm topped out (so far) at 6GHz. But it started at 3.2GHz if you count Canon Lake before reaching 6GHz with Raptor Lake, 5 years later. Also keep in mind that it took a whole year to get 10nm from 3.2GHz to 4.1GHz with Ice Lake, and another year to reach 4.8GHz with Tiger Lake, another year to 5.5GHz with Alder and yet another to 6GHz with Raptor. As you can see the time intervals remained relatively constant (~1 year) while the frequency ramps decreased, as expected. It gets harder to squeeze more out of the node.

Now let's look at how frequency increased from node-to-node when Intel was finally finished with a node and moved on.

65nm to 45nm === 760MHz increase
45nm to 32nm===240MHz increase
32nm to 22nm===400Mhz increase
22nm to 14nm===900MHz increase (5 years)
14nm to 10nm===600MHz increase (5 years)

The point here is that I (based on past Intel history, not marketing slides projecting performance) don't think Intel is capable of releasing Meteor Lake on Intel 4 at 5.5GHz in 2023. It's just much to expect based on history for the first crack at a new node. Furthermore, if Meteor Lake IPC gains are minimal as IntelUser2000 believes, then in order to release Meteor on the desktop clocks would actually have to match current Raptor clocks, which as we all know are beyond 5.5GHz.

Intel has demonstrated in the past with 14nm Broadwell and 10nm Ice Lake that they can recoup some of the costs of the new node by releasing mobile parts at lower clocks, which can perform better than the new node in terms of power at ISO frequencies until the process is refined enough to reach desktop frequencies of the previous node.

So this is why I and many around here believe Intel is doing exactly what it did with the first 14nm and10nm parts by releasing them first only in mobile form.

Now could I be wrong? Certainly! It would be fantastic to see Intel bring out the first sellable Intel 4 products hitting 5.5GHz. But looking at the actual history as noted above makes that scenario very unlikely.
 
Last edited:

Exist50

Platinum Member
Aug 18, 2016
2,452
3,102
136
Hey! You can't just drop that juicy bit in your post and not elaborate. Did that person die? If not, who poached The Arkitact?
I never asked about him in particular, but very high probability it was Microsoft. They set up a new team in the Portland area around 2020/2021, I want to say, and "poached" an enormous number of engineers from Intel's Oregon design team, i.e. the people working on Meteor Lake. Though a lot of senior folk apparently left in general, not just to Microsoft. One of several reasons I keep harping on Meteor Lake being a dumpster fire from the design side, and why I've been skeptical about attributing all the blame for its delays to the process side.
 

Markfw

Moderator Emeritus, Elite Member
May 16, 2002
26,166
15,309
136
This is so big, not even including the other 2 plants, or offices in Hillsboro, that it seems to be the new Silicon valley. Notices in the distance, thats Intel also.
1678660024403.png

This lets you zoom out and in to see the size. About 4 square miles of factories. Notice the airport , almost that size. And I don't know how recent these are, but the place is unimaginably huge. That one big building in the center is like 6 to 8 stories tall !

 
Last edited:

eek2121

Diamond Member
Aug 2, 2005
3,100
4,398
136
What I find very surprising is the fact that most people tend to forget the performance gains when an cpu core (logic) is moved from an old node to a more advanced node.

For example, Zen 3 was on TSMC N7P. And Zen 4 is on TSMC N4. Thats a one full node jump (slightly more actually). That gave Zen 4 upto 25% performance increase or upto 50% reduction in power (but not both) over Zen 3 due to the node jump alone. So, AMD chose 10% to 15% of the PPW budget for performance increase for Zen 4 and used the remaining PPW budget for power efficiency.

The performance increase is an average used by foundries for cpu logic mostly. And it just works as explained by TSMC CEO himself. It includes performance increase due to additional logic and caches in the die due to increase in logic density. And not just frequency alone!!!!!!!!!!!!!

The increase in Zen 4 performance over Zen 3 is mostly not because of architectural changes, but mainly due to the node jump from TSMC N7 to N4.

What people forget is, the exact same advantage applies to Intel too.

Meteor Lake is shifting from Intel 7 to Intel 4. And it's a complete "full" node jump. Intel 4 offers upto 20% performance increase or upto 40% reduction in power (but not both) over Intel 7. If Intel uses the PPW budget properly, Meteor Lake will end up with 10% performance increase over RPL at a given frequency & will be 20% more power efficient than RPL.

Meaning, when it comes to IPC, Meteor Lake cpu @ 5.4GHz will be as fast as RPL cpu @ 6.0GHz.

MTL doesn't even have to hit 6GHz to beat RPL. It just has to be at 5.5GHz or slightly above. Thats all!

Zen 4 is on TSMC N5, not N4. Also, AMD played loosey goosey with the tech, with densities of the chiplets reaching N7 tops.

Intel has had no issue scaling clocks above and beyond the previous node, just like AMD.
 

eek2121

Diamond Member
Aug 2, 2005
3,100
4,398
136
This is so big, not even including the other 2 plants, or offices in Hillsboro, that it seems to be the new Silicon valley. Notices in the distance, thats Intel also.
View attachment 78055

This lets you zoom out and in to see the size. About 4 square miles of factories. Notice the airport , almost that size. And I don't know how recent these are, but the place is unimaginably huge. That one big building in the center is like 6 to 8 stories tall !


Regardless of certain positions here by anyone (including myself), I think it is neat that those factories contain some of the most cutting edge tech in the world! I make a very good living for myself, but I've not made it out that way (to the pacific nw in general) despite really wanting to. I keep coming up with excuses, but I really need to visit. Thanks for the street view pics.
 

moinmoin

Diamond Member
Jun 1, 2017
5,064
8,032
136
What people forget is, the exact same advantage applies to Intel too.
So is Intel changing to TSMC N5 as well, or why do you think the exact same advantage applies? Intel more than ever has to prove its node is competitive to TSMC, and its design is competitive to AMD. Both at once.
 

Markfw

Moderator Emeritus, Elite Member
May 16, 2002
26,166
15,309
136
Regardless of certain positions here by anyone (including myself), I think it is neat that those factories contain some of the most cutting edge tech in the world! I make a very good living for myself, but I've not made it out that way (to the pacific nw in general) despite really wanting to. I keep coming up with excuses, but I really need to visit. Thanks for the street view pics.
Also, since 1990 when it was 65k, the price of my house went up to 150k about 2011, and now its 475k due to all the Californians coming up here. One in 10 license plates is from California. The farm fields have disappeared. You should have seen this area in 1900. That picture you see ? other than farm fields it was the airport, and that was a lot smaller. Now its wall-to-wall factories and apartments.
 
Last edited:

scannall

Golden Member
Jan 1, 2012
1,960
1,678
136
Also, since 1990 when it was 65k, the price of my house went up to 150k about 2011, and now its 475k due to all the Californians coming up here. One in 10 license plates is from California. The farm fields have disappeared. You should have seen this area in 1900. That picture you see ? other than farm fields it was the airport, and that was a lot smaller. Not its wall-to-wall factories and apartments.
My Grandfather was a boy when their family immigrated to San Jose in 1906. Very small agricultural town. Rickety buildings, dusty streets. Not a trace of San Jose's roots remains.
 

IntelUser2000

Elite Member
Oct 14, 2003
8,686
3,786
136
You are confused about how this works. When a foundry is advertising performance increases, they are talking about frequency, that is how the "performance" of a node is judged, along with density and power use.

You are right in the big picture but, technically when they talk about "performance" for a node, they are talking about transistor drive current.

That doesn't necessarily translate into clocks, especially when clocks are insane like 5.5GHz+.

And all this kinda annoys me. Who cares about something that's 5% faster when it'll be behind AMD and when they have to delay the BIG THING(TM) to do so?

It is in Intel's BEST interests to can Meteorlake desktop to hasten Arrowlake, because not only you get newer designs, you get N3/20A faster. If you had full on Meteorlake desktop, then 20A gets needlessly delayed. For what? Something that would end up equal to a $299 Zen 5 chip?

Obviously Intel knew that Meteorlake-S would be disappointing. People were impressed about Raptorlake because of the 30%+ performance gain not the power efficiency. So was Alderlake. They cannot charge more money for a chip that's 20%+ slower than the competition.

Death to Meteorlake Desktop.

And I never said 1% as being the concrete number.
 

jpiniero

Lifer
Oct 1, 2010
15,223
5,768
136
It is in Intel's BEST interests to can Meteorlake desktop to hasten Arrowlake, because not only you get newer designs, you get N3/20A faster. If you had full on Meteorlake desktop, then 20A gets needlessly delayed.

That's not how it works. Not releasing Meteor Lake-S isn't going to make Arrow Lake come sooner. It means you get Raptor Lake Refresh instead.
 
  • Like
Reactions: Kepler_L2

Exist50

Platinum Member
Aug 18, 2016
2,452
3,102
136
You are right in the big picture but, technically when they talk about "performance" for a node, they are talking about transistor drive current.
Nah, they typically do refer to clock speed. Occasionally they'll even show the curves where they derive it from. Of course, usually that number is arrived at by extremely tortured comparisons.
 

BorisTheBlade82

Senior member
May 1, 2020
680
1,069
136
Ok. I'll try a different approach. Here's a link to an anandtech article about power/performance/density of TSMC nodes for reference.

When a foundry says their node has 20% increase in performance per watt over previous generation, or 40% power savings over previous generation (but not both at the same time), they're usually talking about industry averages while using logic circuits like cpu (not srams). In other words, the CPU gets upto 20% performance increase or upto 40% reduction in power (but not both) over the previous generation node for the same micro architecture (uArch).

Pls check the anandtech article above. Here's a link to another similar article by tomshardware. This article also talks about the node's "speed improvement", power savings & density.

The "speed improvement" or "performance increase" numbers advertised by the nodes like TSMC, Samsung, Intel is typically based on CPUs (logic). They calculate it based on power, frequency & density. For example, TSMC N3 will be upto 15% faster than N5 for the same power and given the same area (when they say same area, they're talking about increase in logic (like bigger L2/L3 caches) due to the additional logic in the die because of the increase in logic density). This was mentioned by TSMC CEO himself when questioned by journalists. And this measure (PPW, PPA or power/performance/density) has been spot on for the nodes for many years now. Even though it's a estimate based on averages, it's still the best measure for the nodes at the moment.

So, in essence, switching to an advanced node will automatically give us better performance for the same architecture at the same frequency due to the extra logic, extra L2/L3 caches, better interconnects, etc.

As @Exist50 already noted, you seem to be under a wrong impression. The performance figures provided by TSMC (and others as well) are derived from frequency scaling of a reference chip - mostly an ARM Axxx design.

Under no circumstances would TSMC speculate, what kind of architectural improvements their new process might enable for an AMD ZEN n+1 or an Apple M n+1 of their customers.

As a result you can not assume, that MTL will automatically be x % faster, just because Intel4 should allow x % more performance (which could be x % more frequency on the lower end of the V/f curve).
 
  • Like
Reactions: uzzi38 and Geddagod

A///

Diamond Member
Feb 24, 2017
4,351
3,158
136
This is so big, not even including the other 2 plants, or offices in Hillsboro, that it seems to be the new Silicon valley. Notices in the distance, thats Intel also.
View attachment 78055

This lets you zoom out and in to see the size. About 4 square miles of factories. Notice the airport , almost that size. And I don't know how recent these are, but the place is unimaginably huge. That one big building in the center is like 6 to 8 stories tall !


Also home to a murder. Someone got whacked a few weeks ago in the parking lot.
 

uzzi38

Platinum Member
Oct 16, 2019
2,705
6,427
146
Correct, Lower SKUs will be rehash Raptor Lake

It's not a matter of lower vs higher end SKUs, it's better to think back to the Comet Lake and Ice Lake situation. Two seperate lineups.

EDIT: At the very least this is the case for mobile, idk about desktop
 
Last edited:

Thunder 57

Platinum Member
Aug 19, 2007
2,992
4,568
136
@SiliconFly You should read some of the other posts before replying so confidently.

It's not possible cos I don't think Intel would work on their cpu tile on two different nodes at the same time! It's unprecedented. Never happened before!

Apple did it with one of their iPhones. Dual sourced from Samsung and TSMC. I suspect AMD looked in to it. They didn't trust GloFo for 7nm and yet switched to TSMC 7nm without missing a step. So either they never planned on GloFo 7nm or they were hedging their bets.

The MTL's Redwood Cove cores are getting a 20% PPW boost due to the node jump from Intel 7 -> Intel 4. Even if they're gonna use some of the gains (say 10%) for power efficiency, they'll still be left with 10% performance gain per core. And knowing Intel, they always prioritize performance over power consumption. So, MTLs cores are gonna be quite faster than RPL cores!

Nodes aren't always so great. AMD's 130nm was useless at first. TSMC's 20nm was largely ignored. Intel's 10nm was a disastor for a long time.

What I find very surprising is the fact that most people tend to forget the performance gains when an cpu core (logic) is moved from an old node to a more advanced node.

For example, Zen 3 was on TSMC N7P. And Zen 4 is on TSMC N4. Thats a one full node jump (slightly more actually). That gave Zen 4 upto 25% performance increase or upto 50% reduction in power (but not both) over Zen 3 due to the node jump alone. So, AMD chose 10% to 15% of the PPW budget for performance increase for Zen 4 and used the remaining PPW budget for power efficiency.

The increase in Zen 4 performance over Zen 3 is mostly not because of architectural changes, but mainly due to the node jump from TSMC N7 to N4.

What people forget is, the exact same advantage applies to Intel too.

Meteor Lake is shifting from Intel 7 to Intel 4. And it's a complete "full" node jump. Intel 4 offers upto 20% performance increase or upto 40% reduction in power (but not both) over Intel 7. If Intel uses the PPW budget properly, Meteor Lake will end up with 10% performance increase over RPL at a given frequency & will be 20% more power efficient than RPL.

Meaning, when it comes to IPC, Meteor Lake cpu @ 5.4GHz will be as fast as RPL cpu @ 6.0GHz.

MTL doesn't even have to hit 6GHz to beat RPL. It just has to be at 5.5GHz or slightly above. Thats all!

A counterargument: Intel's whole tick tock was based on the new node having almost no performance increase. Just a way to mature the node for the next "tock". More recently, Zen 2 to Zen 3 was a major leap forward, both were 7nm. RDNA1 to RDNA2 was a large leap ahead, again, both on 7nm.

Clock speed regression is always expected in a new node. Thats why I mentioned:

MTL doesn't even have to hit 6GHz to beat RPL. It just has to be at 5.5GHz.

And if they manage to bring in any new uArch performance improvements, that also adds up.

Even if they bring in a meager 5% uArch performance improvement to MTL over RPL, Meteor Lake will beat RPL at 5.2GHz

Intel has something excellent in its hand right now. Just wondering they don't eff it up like before! :eek:

Clock regression with a new node is a fairly new thing. In the past a new node would usually grant you nice increases immediately. The P4 was stuck at 2GHz on 180nm, but passed 3GHz on 130nm. It did so in about a year IIRC.

Also, since 1990 when it was 65k, the price of my house went up to 150k about 2011, and now its 475k due to all the Californians coming up here. One in 10 license plates is from California. The farm fields have disappeared. You should have seen this area in 1900. That picture you see ? other than farm fields it was the airport, and that was a lot smaller. Now its wall-to-wall factories and apartments.

Remember #CalExit? They are exiting all right, to plenty of other states!